# A0Z53228QI High-Current, High-Performance DrMOS Power Module with Accurate High Over-Current Protection ### **General Description** The AOZ53228QI is a high efficiency synchronous buck power stage module consisting of two asymmetrical MOSFETs and an integrated driver. It features high accuracy temperature reporting to controller for thermal monitoring. The MOSFETs are individually optimized for operation in the synchronous buck configuration. The High-Side MOSFET is optimized to achieve low capacitance and gate charge for fast switching with low duty cycle operation. Low-Side MOSFET has ultra-low ON resistance to minimize conduction loss. The compact 5mm x 5mm QFN package is optimally chosen and designed to minimize parasitic inductance for minimal EMI signature. The AOZ53228QI uses PWM and/or SMOD# input for accurate control of the power MOSFETs switching activities, is compatible with 3V and 5V logic and supports Tri-State PWM. A number of features are provided making the AOZ53228QI a highly versatile power module. The bootstrap diode is integrated in the driver. The Low-Side MOSFET can be driven into diode emulation mode to provide asynchronous operation and improve light-load performance. It also features a continuous reporting to monitor signal the internal die temperature. #### **Features** - 2.5V to 18V power supply range - 4.5V to 5.5V driver supply range - 60A continuous output current - Up to 80A with 10ms on pulse - Up to 120A with 1ms on pulse - Over Current Protection - 100A Over Current limit (+/-10%) - Up to 2MHz switching operation - 3V / 5V PWM and Tri-State input compatible - Under-Voltage LockOut protection - SMOD# pin control for Diode Emulation / CCM operation - Standard QFN5x5-31L package ### **Applications** - Server Applications - Notebook computers - Memory and graphic cards - VRMs for motherboards - Video gaming console ### Typical Application # **Ordering Information** | Part Number | Junction Temperature Range | Package | Environmental | | | |-------------|----------------------------|------------|---------------|--|--| | AOZ53228QI | -40°C to +125°C | QFN5x5-31L | RoHS | | | AOS products are offered in packages with Pb-free plating and compliant to RoHS standards. Please visit https://aosmd.com/sites/default/files/media/AOSGreenPolicy.pdf for additional information. # **Pin Configuration** QFN5x5-31L (Top Transparent View) Rev. 1.1 August 2025 **www.aosmd.com** Page 2 of 18 # **Pin Description** | Pin Number | Pin Name | Pin Function | |--------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | PWM | PWM input signal from the controller IC. This input is compatible with 3V / 5V and Tri-State logic level. | | 2 | SMOD# | Pull low to enable Discontinuous Mode of Operation (DCM), Diode Emulation or Skip Mode. There is an internal pull-up resistor to VCC. | | 3 | VCC | 5V Bias for Internal Logic Blocks. Ensure to position a 1µF MLCC directly between VCC and AGND (Pin 4). | | 4 | AGND | Signal Ground. | | 5 | воот | High-Side MOSFET Gate Driver supply rail. Connect a 100nF ceramic capacitor between BOOT and the PHASE (Pin 7). | | 6 | NC | Internally connected to VIN paddle. It can be left floating (no connect) or tied to VIN. | | 7 | PHASE | This pin is dedicated for bootstrap capacitor AC return path connection from BOOT (Pin 5). | | 8, 9, 10, 11 | VIN | Power stage High Voltage Input (Drain connection of High-Side MOSFET). | | 12, 13, 14, 15 | PGND | Power Ground pin for power stage (Source connection of Low-Side MOSFET). | | 16, 17, 18, 19,<br>20, 21, 22, 23,<br>24, 25, 26 | VSWH | Switching node connected to the Source of High-Side MOSFET and the Drain of Low-Side MOSFET. These pins are used for Zero Cross Detection and Anti-Overlap Control as well as main inductor terminal. | | 27 | GL | Low-Side MOSFET Gate connection. This is for test purposes only. | | 28 | PGND | Power Ground pin for High-Side and Low-Side MOSFET Gate Drivers. Ensure to connect 1µF directly between PGND and PVCC (Pin 29). | | 29 | VCC | 5V Power Rail for High-Side and Low-Side MOSFET Drivers. Ensure to position a 1μF MLCC directly between VCC and PGND (Pin 28). | | 30 | THWN | Thermal warning indicator. This is an open-drain output. When the temperature at the driver IC die reaches the Over Temperature Threshold, this pin is pulled low. | | 31 | DISB# | Output disable pin. When this pin is pulled to a logic low level, the IC is disabled. There is an internal pull-down resistor to AGND. | # **Absolute Maximum Ratings** Exceeding the Absolute Maximum ratings may damage the device. | Parameter | Rating | |---------------------------------------------------------------------------|------------------------------------| | Low Voltage Supply (VCC) | -0.3V to 7V | | High Voltage Supply (VIN) | -0.3V to 30V | | Control Inputs (PWM, SMOD#, DISB#) | -0.3V to<br>(VCC + 0.3V) | | Output (THWN) | -0.3V to<br>(VCC + 0.3V) | | Bootstrap Voltage DC (BOOT-PGND) | -0.3V to 30V | | Bootstrap Voltage Transient <sup>(1)</sup> (BOOT-PGND) | -8V to 38V | | Bootstrap Voltage DC (BOOT-PHASE/<br>VSWH) | -0.3V to 7V | | BOOT Voltage Transient <sup>(1)</sup><br>(BOOT-PHASE/VSWH) | -0.3V to 9V | | Switch Node Voltage DC<br>(PHASE/VSWH) | -0.3V to 23V | | Switch Node Voltage Transient <sup>(1)</sup><br>(PHASE/VSWH) | -8V to 31V | | Switch Node Negative Voltage<br>Transient 2ns @ VIN = 18V<br>(PHASE-PGND) | -18V | | Switch Node Negative Voltage<br>Transient 2ns @ VIN = 12V<br>(PHASE-PGND) | -24V | | VIN to PHASE Ring Distortion Time (VIN-PHASE) | 2ns | | VIN to PHASE Voltage Transient 2ns (VIN-PHASE) | -5V to 38V | | VSWH to PGND Ring Distortion Time (VSWH-PGND) | 2ns | | Low-Side Gate Voltage DC (GL) | (PGND - 0.3V) to<br>(PVCC + 0.3 V) | | Low-Side Gate Voltage Transient <sup>(2)</sup> (GL) | (PGND - 2.5V) to<br>(PVCC + 0.3V) | | VSWH Current DC | 60A | | VSWH Current 10ms Pulse | 80A | | VSWH Current 1ms Pulse | 120A | | Storage Temperature (TS) | -65°C to +150°C | | Max Junction Temperature (TJ) | 150°C | | ESD Rating <sup>(3)</sup> | 2kV | #### Notes: - 1. Peak voltages can be applied for 10ns per switching cycle. - 2. Peak voltages can be applied for 20ns per switching cycle. - 3. Devices are inherently ESD sensitive, handling precaution are required. Human body model rating: $1.5\Omega$ in series with 100pF. # **Recommended Operating Conditions** The device is not guaranteed to operate beyond the Maximum Recommended Operating Conditions. | Parameter | Rating | |------------------------------------------|------------------| | High Voltage Supply (VIN) | 2.5V to 18V | | Low Voltage / MOSFET Driver Supply (VCC) | 4.5V to 5.5V | | Control Inputs (PWM, SMOD#) | 0V to VCC | | Output (TMON/FLT) | 0V to VCC | | Operating Frequency | 200 kHz to 2 MHz | # Electrical Characteristics(4) $T_J = 0$ °C to 125°C, VIN = 12V, VOUT = 1V, PVCC = VCC = DISB# = 5V, unless otherwise specified. Min/Max values are guaranteed by test, design or statistical correlation. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------|------|------|------|-------| | General | | | | | | | | V <sub>IN</sub> | Power Stage Power Supply | | 4.5 | | 18 | V | | V <sub>CC</sub> | Low Voltage Bias Supply | | 4.5 | | 5.5 | V | | R <sub>θJC</sub> <sup>(5)</sup> | Thermal Resistance | Reference to High-Side MOSFET temperature rise | | 2.5 | | °C/W | | R <sub>0JA</sub> <sup>(5)</sup> | | Freq = 300kHz. AOS Demo Board. | | 12.5 | | °C/W | | Input Suppl | y and UVLO | | | | | | | V <sub>CC_UVLO</sub> | Hadan Vallana Laskand | VCC Rising | | 3.5 | 3.9 | V | | V <sub>CC_HYST</sub> | <ul> <li>Under-Voltage Lockout</li> </ul> | VCC Histereis | | 400 | | mV | | | | DISB# = 0V | | 1 | | μA | | ı | Control Circuit Bios Comment | PWM = 0V | | 2200 | | μA | | I <sub>vcc</sub> | Control Circuit Bias Current | PWM = 3.3V | | 2200 | | μA | | | | PWM = 1.65V | | 2200 | | μA | | ı | Driver Circuit Operating Current | PWM = 400kHz, 20% Duty Cycle | | 16 | | mA | | PVCC | Driver Circuit Operating Current | | | 40 | | mA | | PWM Input | | | | | | | | V <sub>PWM_H</sub> | PWM Logic High Input Voltage | | 2.7 | | | V | | V <sub>PWM_L</sub> | PWM Logic Low Input Voltage | | | | 0.72 | V | | I <sub>PWM_SRC</sub> | PWM Pin Input Current | PWM = 0V | | -150 | | μA | | I<br>PWM_SNK | T WWT III III pat Garrent | PWM = 3.3V | | 150 | | μA | | V <sub>PWM_TRI</sub> | PWM Tri-State Window | | 1.35 | | 2.1 | V | | V <sub>PWM_FLOAT</sub> | PWM Tri-State Clamp Voltage | PWM = Floating | | 1.65 | | V | | DISB# Input | t | | | | | | | V <sub>DISB#_H</sub> | DISB# Logic High Input Voltage | | 2.0 | | | V | | V <sub>DISB#_L</sub> | DISB# Logic Low Input Voltage | | | | 8.0 | V | | R <sub>DISB#</sub> | DISB# Input Resistance | Pull Down Resistor | | 810 | | kΩ | | SMOD# Inp | ut | | T | T | T | | | V <sub>SMOD#_H</sub> | SMOD# Logic High Input Voltage | | 2.0 | | | V | | V <sub>SMOD#_L</sub> | SMOD# Logic Low Input Voltage | | | | 8.0 | V | | R <sub>SMOD#</sub> | SMOD# Input Resistance | Pull Up Resistor | | 810 | | kΩ | | Gate Driver | Timing | | T | 1 | | | | t <sub>PDLU</sub> | PWM to High-Side Gate | PWM: H → L, VSWH: H → L | | 24 | | ns | | t <sub>PDLL</sub> | PWM to Low-Side Gate | PWM: $L \rightarrow H$ , GL: $H \rightarrow L$ | | 25 | | ns | | t <sub>PDHU</sub> | Low-Side to High-Side Gate Deadtime | GL: $H \rightarrow L$ , $GH^{(6)}$ : $L \rightarrow H$ | | 15 | | ns | | t <sub>PDHL</sub> | High-Side to Low-Side Gate Deadtime | VSWH: $H \rightarrow 1V$ , GL: $L \rightarrow H$ | | 13 | | ns | | t <sub>TSSHD</sub> | Tri-State Shutdown Delay | PWM: L $\rightarrow$ VTRI, GL: H $\rightarrow$ L and PWM: H $\rightarrow$ VTRI, VSWH: H $\rightarrow$ L | | 25 | | ns | ### Electrical Characteristics(4) $T_J = 0$ °C to 125°C, VIN = 12V, VOUT = 1V, PVCC = VCC = DISB# = 5V, unless otherwise specified. Min/Max values are guaranteed by test, design or statistical correlation. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|-----|-----|-------| | Gate Driver T | iming | | | | | | | t <sub>TSEXIT</sub> | Tri-State Propagation Delay | PWM: VTRI $\rightarrow$ H, VSWH: L $\rightarrow$ H PWM: VTRI $\rightarrow$ L, GL: L $\rightarrow$ H | | 35 | | ns | | D <sub>tDL</sub> | Variations of Width Difference<br>between PWM and VSWH | tDL = tPDLL + tPDHU - tPDLU | -2.5 | | 2.5 | ns | | Over Current | Protection (OCP) | | • | | | | | I <sub>OCP_PK</sub> | Peak Current Limit | Leading Edge Blanking = 75ns<br>Falling Edge Blanking = 250ns | 90 | 100 | 110 | А | | I <sub>OCP_HYST</sub> | OCP Hysteresis | | | 10 | | Α | | I <sub>NCP</sub> | Low-Side Negative Current Limit | Leading Edge Blanking = 200ns | | -50 | | Α | | Zero Cross D | etection (ZCD) | | • | | | | | V <sub>ZCD</sub> | Zero Cross Detect Threshold | SMOD# = 0V | | 0.5 | | mV | | t <sub>ZCD</sub> | Zero Cross Detect Blanking Time | SMOD# = 0V | | 350 | | ns | | Thermal Warı | ning Indicator | | | | | | | T <sub>JTHWN</sub> | Junction Thermal Threshold | Temperature Rising | | 150 | | °C | | T <sub>JTHWN_HYS</sub> | Junction Thermal Hysteresis | Temperature Falling | | 30 | | °C | | V <sub>THWN</sub> | THWN Output Low Voltage | ITHWN = 0.5mA | | 60 | | mV | | R <sub>THWN</sub> | THWN Pull-Down Resistance | | | 120 | | Ω | #### Notes: - 4. All voltages are specified with respect to the corresponding AGND pin. - 5. Characterization value. Not tested in production. - 6. GH is an internal pin. Rev. 1.1 August 2025 www.aosmd.com Page 6 of 18 # **Functional Block Diagram** # **Timing Diagrams** Figure 1. Turn-on Delay and Turn-on Time Figure 2. Over-Voltage Protection Rev. 1.1 August 2025 **www.aosmd.com** Page 8 of 18 **Table 1. Control Logic Truth** | DISB# | SMOD# | PMW <sup>(7)</sup> | GH (Not a Pin) | GL | |-------|-------|--------------------|----------------|--------------------------------| | X | X | X | L | L | | Н | L | Н | Н | L | | Н | L | H to Tri-State | L | H, Forward IL<br>L, Reverse IL | | Н | L | L to Tri-State | L | L | | Н | L | L | L | Н | | Н | Н | Н | Н | L | | Н | Н | L | L | Н | | Н | Н | Tri-State | L | L | #### Note: Rev. 1.1 August 2025 **www.aosmd.com** Page 9 of 18 <sup>7.</sup> Diode emulation mode is activated when SMOD# is LOW and PWM transition from HIGH to Tri-State. Zero Cross Detection (ZCD) at IL\*Rdson(LS) = 0.5mV to turn off GL. ### **Application Information** AOZ53228QI is a fully integrated smart power stage designed to work over an input voltage range of 2.5V to 18V with a separate 5V supply for gate drive and internal control circuitry. The MOSFETs are individually optimized for efficient operation on both High-Side and Low-Side for a low duty cycle synchronous buck converter. High current MOSFET Gate Drivers are integrated in the package to minimize parasitic loop inductance for optimum switching efficiency. #### **Powering the Module and the Gate Drives** An external supply PVCC = 5V is required for driving the MOSFETs. The MOSFETs are designed with optimally customized gate thresholds voltages to achieve the most advantageous compromise between fast switching speed and minimal power loss. The integrated gate driver is capable of supplying large peak current into the Low-Side MOSFET to achieve fast switching. A ceramic bypass capacitor of 1µF or higher is recommended from PVCC (Pin 29) to PGND (Pin 28). The control logic supply VCC (Pin 3) can be derived from the gate drive supply PVCC (Pin 29) through an RC filter to bypass the switching noise (See Typical Application Circuit). The boost supply for driving the High-Side MOSFET is generated by connecting a small capacitor (100nF) between the BOOT and the switching node PHASE. It is recommended that this capacitor $C_{\mathsf{BOOT}}$ should be connected to the device across Pin 5 and Pin 7 as close as possible. A bootstrap switch is integrated into the device to reduce external component count. An optional resistor $R_{\mathsf{BOOT}}$ in series with $C_{\mathsf{BOOT}}$ between $1\Omega$ to $5\Omega$ can be used to slow down the turn on speed of the High-Side MOSFET to achieve both short switching time and low VSWH switching node spikes at the same time. #### **Under-voltage Lockout** AOZ53228QI starts up to normal operation when VCC rises above the Under-Voltage LockOut (UVLO) threshold voltage. The UVLO release is set at 3.5V typically. Since the PWM control signal is provided from an external controller or a digital processor, extra caution must be taken during start up. AOZ53228QI must be powered up before PWM input is applied. Normal system operation begins with a soft start sequence by the controller to minimize in-rush current during start up. Powering the module with a full duty cycle PWM signal may lead to many undesirable consequences due to excessive power. AOZ53228QI provide some protections such as UVLO and thermal monitor. For system level protection, the PWM controller should monitor the current output and protect the load under all possible operating and transient conditions. ### Disable (DISB#) Function The AOZ53228QI can be enabled and disabled through DISB# (Pin 31). The driver output is disabled when DISB# input is connected to AGND. The module would be in standby mode with low quiescent current of less than 1µA. The module will be active when DISB# is connected to VCC Supply. The driver output will follow PWM input signal. A weak pull-down resistor is connected between DISB# and AGND. Power up sequence design must be implemented to ensure proper coordination between the module and external PWM controller for soft start and system enable/ disable. It is recommended that the AOZ53228QI should be disabled before the PWM controller is disabled. This would make sure AOZ53228QI will be operating under the recommended conditions. #### **Input Voltage VIN** AOZ53228QI are rated to operate over a wide input range from 2.5V to 18V. For high current synchronous buck converter applications, large pulse current at high frequency and high current slew rates (di/dt) will be drawn by the module during normal operation. It is strongly recommended to place a bypass capacitor very close to the package leads at the input supply (VIN). Both X7R or X5R quality surface mount ceramic capacitors are suitable. The High-Side MOSFET is optimized for fast switching by using low gate charges $(Q_G)$ device. When the module is operated at high duty cycle ratio, conduction loss from the High-Side MOSFET will be higher. The total power loss for the module is still relatively low but the High-Side MOSFET higher conduction loss may have higher temperature. The two MOSFETs have their own exposed pads and PCB copper areas for heat dissipation. It is recommended that worst case junction temperature be measured for both High-Side MOSFET and Low-Side MOSFET to ensure that they are operating within Safe Operating Area (SOA). #### **PWM Input** AOZ53228QI is compatible with 3.3V and 5V (CMOS) PWM logic. Refer to Figure 1 for PWM logic timing and propagation delays diagram between PWM input and the MOSFET gate drives. The PWM is also compatible with Tri-State input. When the PWM output from the external PWM controller is in high impedance or not connected both High-Side and Low-Side MOSFETs are turned off and VSWH is in high impedance state. Table 1 shows the thresholds level for high-to-low and low-to-high transitions as well as Tri-State window. There is a Holdoff Delay between the corresponding PWM Tri-State signal and the MOSFET gate drivers to prevent spurious triggering of Tri-State mode which may be caused by noise or PWM signal glitches. #### **Diode Mode Emulation of Low-Side MOSFET (SMOD#)** AOZ53228QI can be operated in the diode emulation or pulse skipping mode using SMOD#. This enables the converter to operate in asynchronous mode during start up, light load or under pre-bias conditions. When SMOD# is high, the module will operate in Continuous Conduction Mode (CCM). The Driver logic will use the PWM signal and generate both the High-Side and Low-Side complementary gate drive outputs with minimal anti-overlap delays to avoid cross conduction. When SMOD# is low, the module can operate in Discontinuous Conduction Mode (DCM). The High-Side MOSFET gate drive output is not affected but Low-Side MOSFET will enter diode emulation mode. #### **Over Current Protection Function** The AOZ53228 is equipped with both peak and valley overcurrent protection which requires PWM minimum off time 250ns once PWM goes low for proper OCP function. #### **Peak Current Limit:** When the peak current exceeds $I_{OCP}$ , the AOZ53228 will protect the power devices and prevent inductor saturation by forcing an early termination of the high side conduction time. The peak OCP is released once the current level is lower than peak OCP release level, and thus the cycle by cycle OCP can be realized even in the PWM 100% duty cycle condition. The leading edge blanking time is 75ns. #### **Valley Current Limit** When the valley current exceeds $I_{OCP}$ , the AOZ53228 will protect the power devices and prevent inductor saturation by not responding to the PWM logic high. The OCP is released once the current level is lower than OCP release level, and thus the cycle by cycle current limit can be realized for constant On-time time control with Ton less than 75ns. The falling edge blanking time is 250ns. #### **Negative Current Protection (NCP)** For NCP function, the LS MOSFET will be turned off independent of PWM logic level if the current is less than -50A. This is to protect the Low-Side MOSFET recovering from very high negative current. NCP will be released when negative current is less than 30A. #### **Gate Drives** AOZ53228QI has an internal high current high-speed driver that generates the floating gate driver for the High-Side MOSFET and a complementary driver for the Low-Side MOSFET. An internal shoot through protection scheme is implemented to ensure that both MOSFETs cannot be turned on at the same time. The operation of PWM signal transition is illustrated as below. #### 1) PWM from logic Low to logic High When the falling edge of Low-Side Gate Driver output GL goes below 1V, the blanking period is activated. After a pre-determined value (t<sub>PDHU</sub>), the complementary High-Side Gate Driver output GH is turned on. #### 2) PWM from logic High to logic Low When the falling edge of switching node VSWH goes below 1V, the blanking period is activated. After a pre-determined value ( $t_{PDHL}$ ), the complementary Low-Side Gate Driver output GL is turned on. This mechanism prevents cross conduction across the input bus line VIN and PGND. The anti-overlap circuit monitors the switching node VSWH to ensure a smooth transition between the two MOSFETs under any load transient conditions. #### **Thermal Warning (THWN)** The driver IC temperature is internally monitored and a thermal warning flag at THWN (Pin 30) is asserted if it exceeds 150°C. This warning flag is reset when the temperature drops back to 120°C. THWN is an open drain output that is pulled to AGND to indicate an over temperature condition. It should be connected to VCC through a resistor for monitoring purpose. The device will not power down during the over temperature condition. ### PCB Layout Guidelines for AOZ53228QI AOZ53228QI is a high current module rated for operation up to 2MHz. This requires fast switching speed to keep the switching losses and device temperatures within limits. An integrated gate driver within the package eliminates driver-to-MOSFET gate pad parasitic of the package or on PCB. To achieve high switching speeds, high levels of slew rate (dv/dt and di/dt) will be present throughout the power train which requires careful attention to PCB layout to minimize voltage spikes and other transients. As with any synchronous buck converter layout, the critical requirement is to minimize the path of the primary switching current loop formed by the High-Side MOSFET, Low-Side MOSFET, and the input bypass capacitor CIN. The PCB design is greatly simplified by the optimization of the AOZ53228QI pin out. The power inputs of VIN and PGND are located adjacent to each other and the input bypass capacitors CIN should be placed as close as possible to these pins. The area of the secondary switching loop is formed by Low-Side MOSFET, output inductor L1, and output capacitor COUT is the next critical requirement. This requires second layer or "Inner 1" to be the PGND plane. VIAs should then be placed near PGND pads. While AOZ53228QI is a highly efficient module, it is still dissipating significant amount of heat under high power conditions. Special attention is required for thermal design. MOSFETs in the package are directly attached to individual exposed pads (VIN and PGND) to simplify thermal management. Both VIN and VSWH pads should be attached to large areas of PCB copper. Thermal relief pads should be placed to ensure proper heat dissipation to the board. An inner power plane layer dedicated to VIN, typically the high voltage system input, is desirable and VIAs should be provided near the device to connect the VIN pads to the power plane. Significant amount of heat can also be dissipated through multiple PGND pins. A large copper area connected to the PGND pins in addition to the system ground plane through VIAs will further improve thermal dissipation. As shown on Figure 3, the top most layer of the PCB should comprise of wide and exposed copper area for the primary AC current loop which runs along VIN pad originating from the input capacitors C10, C11 and C12 that are mounted to a large PGND pad. They serve as thermal relief as heat flows down to the VIN exposed pad that fan out to a wider area. Adding VIAs will only help transfer heat to cooler regions of the PCB board through the other layers beneath but serve no purpose to AC activity as all the AC current sees the lowest impedance on the top layer only. Figure 3. Top Layer of Demo Board, VIN, VSWH and PGND Copper Pads As the primary and secondary (complimentary) AC current loops move through VIN to VSWH and through PGND to VSWH, large positive and negative voltage spike appear at the VSWH terminal which are caused by the large internal di/dt produced by the package parasitic. To minimize the effects of this interference at the VSWH terminal, at which the main inductor L1 is mounted, size just enough for the inductor to physically fit. The goal is to employ the least amount of copper area for this VSWH terminal, only enough so the inductor can be securely mounted. To minimize the effects of switching noise coupling to the rest of the sensitive areas of the PCB, the area directly underneath the designated VSWH pad or inductor terminal is voided and the shape of this void is replicated descending down through the rest of the layers. Refer to Figure 4. Rev. 1.1 August 2025 www.aosmd.com Page 12 of 18 Figure 4. Bottom Layer of PCB Positioning via through the landing pattern of the VIN and PGND thermal pads will help quickly facilitate the thermal build up and spread the heat much more quickly towards the surrounding copper layers descending from the top layer. (See RECOMMENDED LANDING PATTERN ANDVIA PLACEMENT section). The exposed pads dimensional footprint of the 5mm x 5mm QFN package is shown on the package dimensions page. For optimal thermal relief, it is recommended to fill the PGND and VIN exposed landing pattern with 10mil diameter VIAs. 10mil diameter is a commonly used via diameter as it is optimally cost effective based on the tooling bit used in manufacturing. Each via is associated with a 20mil diameter keep out. Maintain a 5mil clearance (127 $\mu$ m) around the inside edge of each exposed pad in an event of solder overflow, potentially shorting with the adjacent expose thermal pad. Rev. 1.1 August 2025 **www.aosmd.com** Page 13 of 18 # Package Dimensions, QFN5x5-31L **TOP VIEW** **BOTTOM VIEW** SIDE VIEW ### RECOMMENDED LAND PATTERN | CULADO16 | DIME | NSION II | N MM | DIMENSION IN INCHES | | | | |----------|-------|----------|-------|---------------------|----------|-------|--| | SYMBOLS | MIN | NOM | MAX | MIN | NOM | MAX | | | A | 0.700 | 0.750 | 0.800 | 0.028 | 0.030 | 0.031 | | | A1 | 0.000 | 0.020 | 0.050 | 0.000 | 0.001 | 0.002 | | | A2 | | 0.203RE | F | | 0.008REF | | | | D | 4.900 | 5.000 | 5.100 | 0.193 | 0.197 | 0.201 | | | Ε | 4.900 | 5.000 | 5.100 | 0.193 | 0.197 | 0.201 | | | D1 | 1.815 | 1.915 | 2.015 | 0.071 | 0.075 | 0.079 | | | D2 | 0.800 | 0.900 | 1.000 | 0.031 | 0.035 | 0.039 | | | D3 | 0.935 | 1.035 | 1.135 | 0.037 | 0.041 | 0.045 | | | D4 | 0.200 | 0.300 | 0.400 | 0.008 | 0.012 | 0.016 | | | D5 | 0.150 | 0.250 | 0.350 | 0.006 | 0.010 | 0.014 | | | E1 | 3.825 | 3.925 | 4.025 | 0.151 | 0.155 | 0.158 | | | E2 | 1.225 | 1.325 | 1.425 | 0.048 | 0.052 | 0.056 | | | E3 | 2.000 | 2.100 | 2.200 | 0.079 | 0.083 | 0.087 | | | E4 | 0.450 | 0.550 | 0.650 | 0.018 | 0.022 | 0.026 | | | E5 | 1.610 | 1.710 | 1.810 | 0.063 | 0.067 | 0.071 | | | E6 | 3.010 | 3.110 | 3.210 | 0.119 | 0.122 | 0.126 | | | E7 | 0.785 | 0.885 | 0.985 | 0.031 | 0.035 | 0.039 | | | L | 0.300 | 0.400 | 0.500 | 0.012 | 0.016 | 0.020 | | | L1 | 0.300 | 0.400 | 0.500 | 0.012 | 0.016 | 0.020 | | | L2 | 0.525 | 0.625 | 0.725 | 0.021 | 0.025 | 0.029 | | | L3 | 0.300 | 0.400 | 0.500 | 0.012 | 0.016 | 0.020 | | | L4 | 0.350 | 0.450 | 0.550 | 0.014 | 0.018 | 0.022 | | | L5 | 0.400 | 0.500 | 0.600 | 0.016 | 0.020 | 0.024 | | | ь | 0.200 | 0.250 | 0.300 | 0.008 | 0.010 | 0.012 | | | b1 | 0.125 | 0.175 | 0.225 | 0.005 | 0.007 | 0.009 | | | e | | 0.500BS | С | | 0.020850 | : | | UNIT: mm #### NOTE: - CONTROLLING DIMENSION IS MILLIMETER. CONVERTED INCH DIMENSIONS ARE NOT NECESSARILY EXACT. DOTTED OUTLINE IS GUIDELINE TO BE COMPATIBLE WITH INDUSTRY COMMON LAYOUT BUT NOT RECOMMENDED BY AOS. # Package Dimensions, QFN5x5-31L ### RECOMMENDED STENCIL APERTURE UNIT: mm Rev. 1.1 August 2025 **www.aosmd.com** Page 15 of 18 # Tape and Reel Dimensions, QFN5x5-31L # QFN5x5 Carrier Tape UNIT: MM | PACKAGE | A0 | B0 | K0 | D0 | D1 | Е | E1 | E2 | P0 | P1 | P2 | Т | |-------------------|---------------|---------------|---------------|--------------|----------------------|--------------|---------------|---------------|---------------|---------------|---------------|---------------| | QFN5x5<br>(12 mm) | 5.25<br>±0.10 | 5.25<br>±0.10 | 1.10<br>±0.10 | 1.50<br>MIN. | 1.50<br>+0.1<br>-0.0 | 12.0<br>±0.3 | 1.75<br>±0.10 | 5.50<br>±0.05 | 8.00<br>±0.10 | 4.00<br>±0.10 | 2.00<br>±0.05 | 0.30<br>±0.05 | # QFN5x5 Reel | TAPE SIZE | REEL SIZE | М | N | W | W1 | Н | K | S | G | R | V | |-----------|-----------|----------------|----------------|--------------|--------------|---------------|--------------|-------------|---|---|---| | 12 mm | Ø330 | Ø330.0<br>±2.0 | Ø100.0<br>±1.0 | 12.4<br>+2.0 | 17.0<br>+2.6 | Ø13.0<br>±0.5 | 10.5<br>±0.2 | 2.0<br>±0.5 | | | | Rev. 1.1 August 2025 **www.aosmd.com** Page 16 of 18 # Tape and Reel Dimensions, QFN5x5-31L ### QFN5x5 Tape Leader / Trailer & Orientation 3000pcs ORIENTATION IN POCKET 500 mm MIN. OR 300 mm MIN. OR ### **Part Marking** #### **LEGAL DISCLAIMER** Applications or uses as critical components in life support devices or systems are not authorized. Alpha and Omega Semiconductor does not assume any liability arising out of such applications or uses of its products. AOS reserves the right to make changes to product specifications without notice. It is the responsibility of the customer to evaluate suitability of the product for their intended application. Customer shall comply with applicable legal requirements, including all applicable export control rules, regulations and limitations. AOS' products are provided subject to AOS' terms and conditions of sale which are set forth at: http://www.aosmd.com/terms\_and\_conditions\_of\_sale ### LIFE SUPPORT POLICY ALPHA AND OMEGA SEMICONDUCTOR PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS. As used herein: 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. 2. A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. Rev. 1.1 August 2025 www.aosmd.com Page 18 of 18